| - | Ro | II No. : | | Total Printed Pages : 3 | |-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------| | 8 | | 3E1481 | | | | B.Tech. (Sem. III) (Main/Back) Examination, February - 2010 Electrical Engineering (3EE1 Power Electronics - I) | | | | | | Tim | e : <b>3</b> H | ours] | [] | [Total Marks : <b>80</b><br>Min. Passing Marks : <b>24</b> | | | 100 100 100 100 100 100 100 100 100 100 | five questions in all. Schemation<br>ver necessary. Any data you fee<br>assumed and stated | el missin | | | | | owing supporting material is permit<br>d in form No. 205) | tted durin | ng examination. | | 1 | | Nil | 2 | Nil | | 1 | (a)<br>(b) | Explain the formation of depleting P-N junction. Derive the expression for diffusion diffusion capacitance is directly | ion capa | 8<br>citance and show that | | | | | • | 8 | | 1 | (a) | OR Draw the equivalent circuit a varactor diode. | ınd expl | ain characteristics of | | | (b) | Explain the operation of photo-d | liode and | 8 l given its applications. | | 2 | (a) | Draw and explain Bridge-recti | ifier ckt | s. with waveforms. | | | (b) | Prove that the maximum rectifier is 81.2%. | fication | | | | | 2 | | 8 | | 2 | (a) | OR Sketch the output waveform of $V_i = 5 \sin 200 \pi t$ is applied to in | | owing diode ckt. when | | 3E1481] | | | | [Contd | b) Draw and explain the ckt. of a voltage doubler and voltage quadruples. 8 3 (a) For a pnp transistor biased in active region indicate and discuss the various electron and hole current component crossing the junction. 8 (b) Explain: - (i) Diode compensation for $V_{BE}$ - (ii) Thermistor compensation. 8 OR 3 (a) Explain the phenomenon of base width modulation. 8 (b) Explain the function of a transistor as a switch. 8. 4 (a) With the help of a neat diagram explain the voltage divider biasing method for JFET. 8 - (b) The JFET shown has $I_{DSS} = 6\,\text{mA}$ and $V_p = -3V$ . Calculate : - (i) $I_{DSQ}$ - (ii) $V_{DSQ}$ - (iii) $V_{GSQ}$ 3E1481] - 4 (a) Explain the construction characteristics of a N-channel enhancement MOSFET. - (b) Explain the working of FET as a voltage variable resistor (VVR). 5 (a) Deduce expressions for $A_{\nu}$ , $A_{i}$ , $R_{i}$ , $R_{0}$ , $A_{\nu s}$ and $A_{IS}$ in a CE BJT amplifier in terms of h-parameters. (b) State and explain Miller's theorem. OR - 5 (a) Write short notes on: - (i) Bootstraping - (ii) Darlington Emitter follower. (b) In the fig shown, calculate current gain and voltage gain. 8 8 8 10 6