## 8E4093 ## 8E4093 ## B.Tech. (Sem.VIII) (Main/Back) Examination, April/May - 2012 Electronics & Communication 8EC4.2 VHDL (Elective) Time: 3 Hours [Total Marks: 80 [Min. Passing Marks: 24 Attempt any five questions selecting one question from each unit. All questions carry equal marks. Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of quantities used/calculated must be stated clearly. ## UNIT - I | 1. | (a)<br>(b) | What is VHDL? Explain how variables, signals and constants are declared and used in VHDL. Explain various steps of design flow of ASIC with suitable diagram. | 6 | | | |----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--| | | (0) | OR | 10 | | | | 1. | (a) | Briefly explain history of hardware description languages and compare various hardware description languages. | ption<br>8 | | | | | (b) | Distinguish between: | | | | | | | (i) VHDL Next and Evit | | | | | | | (ii) VHDL Next and Exit (iii) Verilog Repeat and Forever | | | | | | | (iv) Library and Module. | 0 | | | | | | (17) Elorary and Module. | 8 | | | | | | UNIT - II | | | | | 2. | (a) | Define decoder and implement the function $f(w_1, w_2, w_3) = \sum_{i=1}^{n} (0, 1, 3, 4, 7)$ using 3 to 8 decoder and | OR | | | | | | gate. | 6 | | | | | (b) | Write VHDL code for a BCD to seven segment converter using selected signal assignment. OR | 10 | | | | 2. | (a) | Define multiplexer. How an 16 × 1 MUX can be implemented using two 8 × 1 MUX? | 6 | | | | | (b) | Write VHDL code for 4 bit comparator. | 10 | | | | | UNIT - III | | | | | | 3. | (a)<br>(b) | Write structural VHDL description for n-bit serial-in serial-out shift register. Write a VHDL description for S-R latch (i) Use a conditional assignment statement (ii) Use a characteristic equation | 8 | | | | | | titi) Use two logic gates. | 10 | |----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | | $\mathbf{OR}_{i}$ | 7.31 | | | 08 404 | Write VHDL code to model binary asynchronous 4-bit counter. | 10 | | | 7 <b>1</b> 100 | Write VHDL code for D flip-flop. | 6 | | | | UNIT - IV | | | ₹. | 4 - , 2 - ' | Derive the state diagram for an FSM that has an input wand output Z. The machine has to general when the previous four values of Wawere 1001 or 1111 else 0. Overlapping input patterns are not a write VHDL code for above FSM | ite Z=1.<br>Howed. | | | 4 k - 7 | Draw block and state diagram of vending machine? | i () | | | | OR | - F | | 4. | 1 2. 9 | What are the difference between Melay and Moore type state machine? | 6 | | | g fr t | Explain Moore type FSM using state diagram, state table and state assigned table. | 10 | | | | UNIT - V | | | Ţ. | 11 (1) | Design a 4-bit binary multiplier and generate the control state graph and table which defines the op | eration | | | | of a binary multiplier. | 1 () | | | 1 1 - 1 | Explain shifting and sorting operations. | 3 | | | | OR | | | <b>,</b> | कि मार् | e short notes on (Any two): | | | | F . ; * | CPU organization. | | | | i 🖟 . 3 | SRAM. | | | | ļ e − i | * lock synchronization. | 2 = 16 | • 343